翻訳と辞書
Words near each other
・ Power of a Woman (Tairrie B album)
・ Power of appointment
・ Power of arrest
・ Power of attorney
・ Power of Attorney (TV series)
・ Power forward (basketball)
・ Power forward (ice hockey)
・ Power from Hell
・ Power from Hell (Onslaught album)
・ Power from Hell (Toxic Holocaust album)
・ Power from the Eastside
・ Power function
・ Power gain
・ Power gamer
・ Power Gate
Power gating
・ Power geometry
・ Power Geyser
・ Power Girl
・ PoweR Girls
・ Power Glen Shale
・ Power Glen, Ontario
・ Power Glove
・ Power Glove (band)
・ Power Golf
・ Power good signal
・ Power graph analysis
・ Power Grid
・ Power Grid Company of Bangladesh
・ Power Grid Corporation of India


Dictionary Lists
翻訳と辞書 辞書検索 [ 開発暫定版 ]
スポンサード リンク

Power gating : ウィキペディア英語版
Power gating

Power gating is a technique used in integrated circuit design to reduce power consumption, by shutting off the current to blocks of the circuit that are not in use. In addition to reducing stand-by or leakage power, power gating has the benefit of enabling Iddq testing.
==Overview==
Power gating affects design architecture more than clock gating. It increases time delays, as power gated modes have to be safely entered and exited. Architectural trade-offs exist between designing for the amount of leakage power saving in low power modes and the energy dissipation to enter and exit the low power modes. Shutting down the blocks can be accomplished either by software or hardware. Driver software can schedule the power down operations. Hardware timers can be utilized. A dedicated power management controller is another option.
An externally switched power supply is a very basic form of power gating to achieve long term leakage power reduction. To shut off the block for small intervals of time, internal power gating is more suitable. CMOS switches that provide power to the circuitry are controlled by power gating controllers. Outputs of the power gated block discharge slowly. Hence output voltage levels spend more time in threshold voltage level. This can lead to larger short circuit current.
Power gating uses low-leakage PMOS transistors as header switches to shut off power supplies to parts of a design in standby or sleep mode. NMOS footer switches can also be used as sleep transistors. Inserting the sleep transistors splits the chip's power network into a permanent power network connected to the power supply and a virtual power network that drives the cells and can be turned off.
Typically, high-Vt sleep transistors are used for power gating, in a technique also known as multi-threshold CMOS (MTCMOS). The sleep transistor sizing is an important design parameter.
The quality of this complex power network is critical to the success of a power-gating design. Two of the most critical parameters are the IR-drop and the penalties in silicon area and routing resources. Power gating can be implemented using cell- or cluster-based (or fine grain) approaches or a distributed coarse-grained approach.

抄文引用元・出典: フリー百科事典『 ウィキペディア(Wikipedia)
ウィキペディアで「Power gating」の詳細全文を読む



スポンサード リンク
翻訳と辞書 : 翻訳のためのインターネットリソース

Copyright(C) kotoba.ne.jp 1997-2016. All Rights Reserved.